



# Day3





# Running the lab

- Type "cd lab3"
- Run 'sta run.tcl -noexit | tee out.txt'



- Consider the following picture
- How many paths do you see F1:CK  $\rightarrow$  F2:D?
  - $F1:CK \rightarrow U3 \rightarrow U4 \rightarrow U6:A2 \rightarrow U7:A1 \rightarrow F2:D$
  - $F1:CK \rightarrow U6 \rightarrow U4 \rightarrow U5:A1 \rightarrow U7:A2 \rightarrow F2:D$
  - $F1:CK \rightarrow U6:A1 \rightarrow U7:A1 \rightarrow F2:D$
  - $F1:CK \rightarrow U6 \rightarrow U5:A2 \rightarrow U7:A2 \rightarrow F2:D$
- Type 'leafpad out.txt' the slack reported for the path is -217.323
- Which of the 4 paths above it corresponds to











Startpoint: F1 (rising edge-triggered flip-flop clocked by clk\_net)
Endpoint: F2 (rising edge-triggered flip-flop clocked by clk net)

Path Group: clk\_net

Path Type: max





Startpoint: F1 (rising edge-triggered flip-flop clocked by clk\_net)
Endpoint: F2 (rising edge-triggered flip-flop clocked by clk\_net)

Path Group: clk net Path Type: max

| rath Type. max                                                                                                                                                                                      |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Delay Time Description                                                                                                                                                                              |  |  |  |  |
| 0.00                                                                                                                                                                                                |  |  |  |  |
| 7.82 157.86 ^ U4/ZN (INV_X1)<br>6.63 164.49 v U5/ZN (NAND2_X2)<br>23.62 188.10 ^ U7/ZN (NOR2_X1)<br>0.00 188.10 ^ F2/D (DFFR_X2)<br>188.10 data arrival time                                        |  |  |  |  |
| 1.00 1.00 clock clk_net (rise edge) 0.00 1.00 clock network delay (ideal) 0.00 1.00 clock reconvergence pessimism 1.00 ^ F2/CK (DFFR_X2) -30.22 -29.22 library setup time -29.22 data required time |  |  |  |  |
| -29.22 data required time<br>-188.10 data arrival time                                                                                                                                              |  |  |  |  |
| -217.32 slack (VIOLATED)                                                                                                                                                                            |  |  |  |  |
| P Q U3 U4 A2 U7 P Q F2 Q                                                                                                                                                                            |  |  |  |  |
| vlsideepdive                                                                                                                                                                                        |  |  |  |  |



Startpoint: F1 (rising edge-triggered flip-flop clocked by clk\_net)
Endpoint: F2 (rising edge-triggered flip-flop clocked by clk\_net) Path Group: clk net

Path Type: max

| racii Type.                                                                       | IIIGA                                          |                                                                                                                                           |   |  |  |
|-----------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| Delay                                                                             | Time                                           | Description                                                                                                                               |   |  |  |
| 0.00<br>0.00<br>141.53 14<br>8.51 15<br>7.82 15<br>6.63 16<br>23.62 18<br>0.00 18 | 1.53 ^<br>0.04 v<br>7.86 ^<br>4.49 v<br>8.10 ^ |                                                                                                                                           |   |  |  |
| 0.00<br>0.00<br>-30.22 -2                                                         | 1.00<br>1.00<br>1.00<br>1.00 ^<br>9.22<br>9.22 | clock clk_net (rise edge) clock network delay (ideal) clock reconvergence pessimism F2/CK (DFFR_X2) library setup time data required time | \ |  |  |
|                                                                                   | 9.22<br>8.10                                   | data required time<br>data arrival time                                                                                                   |   |  |  |
| -21                                                                               | 7.32                                           | slack (VIOLATED)                                                                                                                          | / |  |  |
| P Q U4 A1 U7 P Q F2 Q VIsideepilve                                                |                                                |                                                                                                                                           |   |  |  |
|                                                                                   |                                                |                                                                                                                                           |   |  |  |



Startpoint: F1 (rising edge-triggered flip-flop clocked by clk\_net)
Endpoint: F2 (rising edge-triggered flip-flop clocked by clk\_net) Path Group: clk net

Path Type: max

| Path Type                             | : max                                                                      |                                                                                                                                                                                      |
|---------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Delay                                 | Time                                                                       | Description                                                                                                                                                                          |
| 8.51<br>7.82<br>6.63<br>23.62<br>0.00 | 0.00<br>0.00 ^<br>141.53 ^<br>150.04 v<br>157.86 ^<br>164.49 v<br>188.10 ^ | clock clk_net (rise edge) clock network delay (ideal) F1/CK (DFFR_X2) F1/Q (DFFR_X2) U3/ZN (INV_X1) U4/ZN (INV_X1) U5/ZN (NAND2_X2) U7/ZN (NOR2_X1) F2/D (DFFR_X2) data arrival time |
|                                       | 1.00<br>1.00<br>1.00<br>1.00 ^<br>-29.22<br>-29.22                         | clock clk_net {rise edge}<br>clock network delay (ideal)<br>clock reconvergence pessimism<br>F2/CK (DFFR_X2)<br>library setup time<br>data required time                             |
|                                       | -29.22<br>188.10                                                           | data required time<br>data arrival time                                                                                                                                              |
| -                                     | 217.32                                                                     | slack (VIOLATED)                                                                                                                                                                     |
|                                       | <b>Q</b><br>F1 <b>Q</b>                                                    | U4 A2 U7 P F2 P                                                                                                                                                                      |
|                                       |                                                                            | vlsideepdive                                                                                                                                                                         |



```
Startpoint: F1 (rising edge-triggered flip-flop clocked by clk_net)
Endpoint: F2 (rising edge-triggered flip-flop clocked by clk_net)
Path Group: clk_net
```

| Path Type: max                                                          |                                                          |                                                       |  |  |
|-------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------|--|--|
| Delay                                                                   | Time                                                     | Description                                           |  |  |
| 0.00<br>0.00<br>0.00<br>141.53<br>8.51<br>7.82<br>6.63<br>23.62<br>0.00 | 141.53 ^<br>150.04 v<br>157.86 ^<br>164.49 v<br>188.10 ^ |                                                       |  |  |
| 0.00                                                                    | 1.00                                                     | clock clk_net (rise edge) clock network delay (ideal) |  |  |
| 0.00                                                                    | 1.00                                                     | clock reconvergence pessimism<br>F2/CK (DFFR X2)      |  |  |
| -30.22                                                                  | -29.22<br>-29.22                                         | library setup time<br>data required time              |  |  |
|                                                                         | -29.22<br>-188.10                                        | data required time<br>data arrival time               |  |  |
|                                                                         | -217.32                                                  | slack (VIOLATED)                                      |  |  |
| <b>D</b>                                                                | Q - {                                                    | U4 A2 U7 P F2 P                                       |  |  |
|                                                                         |                                                          | vlsideepdive                                          |  |  |



#### visideepdive Exercises

- Change the number of paths being reported to 100
  - report\_checks –from F1/CK -endpoint\_count 100
  - Analyze each path in detail and understand

